## CSE 261: Digital Logic Design

## Course Calendar: SPRING 2013

## Note: Subject to Change

| Week | Date          | Topic                                                                                                                |
|------|---------------|----------------------------------------------------------------------------------------------------------------------|
| 1    | 14<br>January | Chapter 1                                                                                                            |
|      | 16<br>January | <ul><li>Chapter 1</li><li>Number-base systems</li></ul>                                                              |
|      | 18<br>January | <ul><li>Chapter 1</li><li>Number Base systems</li></ul>                                                              |
| 2    |               | No class: Martin Luther King Day  HW2 Given Out                                                                      |
|      | 23<br>January | <ul> <li>Chapter 1</li> <li>Complements and Signed Binary numbers</li> <li>Binary codes</li> <li>HW1 Due</li> </ul>  |
|      | 25<br>January | Chapter 2 – Boolean Algebra and Logic gates  Basic Definitions Theorems and properties                               |
| 3    | 28<br>January | Chapter 2 – Boolean Algebra and Logic gates  • Basic Definitions • Theorems and properties  HW3 Given Out            |
|      | 30<br>January | Chapter 2 – Boolean Algebra and Logic gates  • Boolean functions • SOP and POS forms  HW2 Due                        |
|      | 1<br>February | <ul> <li>Chapter 2 – Boolean Algebra and Logic gates</li> <li>Other Logic operations</li> <li>Logic Gates</li> </ul> |
| 4    | 4<br>February | Chapter 3 – Gate-level Minimization  • Map method  • Two, three variable K-Maps  HW4 Given Out                       |
|      | 6<br>February | <ul> <li>Chapter 3 – Gate-level Minimization</li> <li>Three, Four variable K-Maps</li> <li>POS form</li> </ul>       |

|   |                | HW3 Due                                                                                                                                              |
|---|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | 8<br>February  | Chapter 3 – Gate-level Minimization  • Five variable K-Maps  • Handling Don't Care                                                                   |
| 5 |                | Exam 1: Chapters 1 and 2 HW5 Given Out                                                                                                               |
|   | 13<br>February | Chapter 3 – Gate-level Minimization  NAND, NOR Implementations Exclusive-OR Functions  HW4 Due                                                       |
|   | 15<br>February | Chapter 3 – Gate-level Minimization • Review                                                                                                         |
| 6 | 18<br>February | Chapter 4 – Combinational Logic Analysis and Design                                                                                                  |
|   | 20<br>February | Chapter 4 – Combinational Logic Analysis and Design  • Design Procedure  • Example  HW5 Due                                                          |
|   | 22<br>February | Chapter 4 – Combinational Logic Analysis and Design  • Binary Adder  • Subtractor                                                                    |
| 7 | 25<br>February | Chapter 4 – Combinational Logic Analysis and Design • Decimal Adder  HW7 Given Out                                                                   |
|   | 27<br>February | Chapter 4 – Combinational Logic Analysis and Design • Comparators  HW6 Due                                                                           |
|   | 1 March        | Chapter 4 – Combinational Logic Analysis and Design  • Decoders  • Encoders                                                                          |
| 8 | 4 March        | Chapter 4 – Combinational Logic Analysis and Design  • Multiplexers  • Multiplexer based Design  HW8 Given Out                                       |
|   | 6 March        | <ul> <li>Chapter 4 – Combinational Logic Analysis and Design</li> <li>• Multiplexers</li> <li>• Multiplexer based Design</li> <li>HW7 Due</li> </ul> |

|    | 8 March  | Exam 2 – Chapters 3 and 4                                                                                                                     |
|----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|    |          | SPRING BREAK, NO CLASSES                                                                                                                      |
| 9  | 18 March | Chapter 5 – Sequential Logic Analysis and Design                                                                                              |
|    | 20 March | Chapter 5 – Sequential Logic Analysis and Design                                                                                              |
|    | 22 March | <ul> <li>Chapter 5 – Sequential Logic Analysis and Design</li> <li>Analysis of Clocked Sequential Circuits</li> </ul>                         |
| 10 | 25 March | <ul> <li>Chapter 5 – Sequential Logic Analysis and Design</li> <li>Analysis of Clocked Sequential circuits</li> <li>HW10 Given Out</li> </ul> |
|    | 27 March | Chapter 5 – Sequential Logic Analysis and Design  • Analysis of Clocked Sequential circuits  HW9 Due                                          |
|    | 29 March | <ul><li>Chapter 5 – Sequential Logic Analysis and Design</li><li>Sequential System Design</li></ul>                                           |
| 11 | 1 April  | Chapter 5 – Sequential Logic Analysis and Design • Sequential System Design  HW11 Given Out                                                   |
|    | 3 April  | Chapter 5 – Sequential Logic Analysis and Design • Sequential System Design  HW10 Due                                                         |
|    | 5 April  | Design of a Central Processing Unit: Data path & control path  • Excerpts from Chapters 6, 7, and 8                                           |
| 12 | 8 April  | Design of a Central Processing Unit: Data path & control path  • Excerpts from Chapters 6, 7, and 8  HW12 Given Out                           |
|    | 10 April | Design of a Central Processing Unit: Data path & control path  • Excerpts from Chapters 6, 7, and 8  **HW11 Due*                              |
|    | 12 April | Design of a Central Processing Unit: Data path & control path  • Excerpts from Chapters 6, 7, and 8                                           |
| 13 | 15 April | Exam 3 – Sequential Logic Analysis and Design<br>HW13 Given Out                                                                               |
|    | 17 April | Design of a Central Processing Unit: Data path & control path                                                                                 |

|    |          | • Excerpts from Chapters 6, 7, and 8 <b>HW12 Due</b>                                                                           |
|----|----------|--------------------------------------------------------------------------------------------------------------------------------|
|    | 19 April | Design of a Central Processing Unit: Data path & control path  • Excerpts from Chapters 6, 7, and 8                            |
| 14 | 22 April | <ul><li>Design of a Central Processing Unit: Data path &amp; control path</li><li>Excerpts from Chapters 6, 7, and 8</li></ul> |
|    | 24 April | Design of a Central Processing Unit: Data path & control path  • Excerpts from Chapters 6, 7, and 8  **HW13 Due*               |
|    | 26 April | Design of a Central Processing Unit: Data path & control path  • Excerpts from Chapters 6, 7, and 8                            |
| 15 | 29 April | Last Class: Course Review                                                                                                      |
|    | 3 May    | Final Exam: 12:45-2:45 pm 111 Bowne Hall                                                                                       |